IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Time-multiplexed test access architecture for stacked integrated circuits
Muhammad Adil AnsariJihun JungDooyoung KimSungju Park
著者情報
ジャーナル フリー

2016 年 13 巻 14 号 p. 20160314

詳細
抄録

Due to ever-increasing gap between (1) the tester-channel and scan-shift frequencies, and (2) the wafer-level and package-level test frequencies, the tester-channel frequency is underutilized for stacked-ICs. Thus, we present a novel time-multiplexed test access architecture for SICs that complies with P1838 and it significant reduces test time, which reduction is observed on a synthetic SIC based on ITC’02 benchmark SoCs.

著者関連情報
© 2016 by The Institute of Electronics, Information and Communication Engineers
次の記事
feedback
Top