IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A 12 to 24 GHz high efficiency fully integrated 0.18 µm CMOS power amplifier
Hamed MosalamAhmed AllamHongting JiaAdel AbdelrahmanTakana KahoRamesh Pokharel
著者情報
ジャーナル フリー

2016 年 13 巻 14 号 p. 20160551

詳細
抄録

This letter presents a high efficiency, and small group delay variations 12–24 GHz fully-integrated CMOS power amplifier (PA) for quasi-millimeter wave applications. Maximizing the power added efficiency (PAE), and minimizing the group delay variations in a wideband frequency range are achieved by optimizing the on-chip input, output, and inter-stage matching circuits. In addition, stagger tuning is employed for realizing excellent gain flatness. A two-stage CMOS PA using the proposed methodology is designed and fabricated in 0.18 µm CMOS technology and tested. A measured power gain (|S21|) of 10.5 ± 0.7 dB and a measured small group delay variation of ±20 ps over the frequency range of interest are achieved. The PA shows a maximum measured PAE to be 26 % with DC power consumption of 50 mW.

著者関連情報
© 2016 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top