IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Charge sharing based 10T SRAM for low-power
Naeem MaroofMuhammad SohailHyunchul Shin
Author information
JOURNAL FREE ACCESS

2016 Volume 13 Issue 5 Pages 20151033

Details
Abstract
We propose a novel charge sharing bit-line 10T SRAM for differential read and single ended (SE) write. Decoupled read provides high noise margin. Read bit-lines are not charged to full VDD, and these share charge for read 1 operation. A new write driver is proposed for SE write which charges the write-bit-line conditionally. Virtual power rail is used to suppress bit-line leakages. Compared with 6T SRAM, charge sharing scheme potentially consumes only 25% read and 50% write dynamic power. Thorough comparisons with 6T at 45 nm node show that the proposed 10T design has 2× read static noise margin, 71% reduction in total read and 48% reduction in total write power.
Content from these authors
© 2016 by The Institute of Electronics, Information and Communication Engineers
Next article
feedback
Top