IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Optimal horizon size for unbiased finite memory digital phase-locked loop
Sung Hyun YouJung Min PakJeong Hoon Kim
著者情報
ジャーナル フリー

2017 年 14 巻 3 号 p. 20161184

詳細
抄録

Digital phase locked-loop (DPLL) is a circuit system for frequency synchronization, and unbiased finite memory DPLL (UFMDPLL) is DPLL using a finite impulse response (FIR) filter for phase detection. This letter proposes a novel method for finding the optimal horizon size, which is a key design parameter of UFMDPLL, based on the minimization of the estimation error variance. The effectiveness and efficiency of the proposed method are demonstrated in comparisons using the conventional Monte Carlo simulation method.

著者関連情報
© 2017 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top