IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A single event upset tolerant latch with parallel nodes
Changyong LiuNianlong LiuZhiting LinXiulong WuChunyu PengQiang ZhaoXuan LiJunning ChenXuan ZengXiangdong Hu
著者情報
キーワード: latch, N-hit, P-hit, single event upset
ジャーナル フリー

2019 年 16 巻 11 号 p. 20190208

詳細
抄録

A single event upset (SEU) tolerant latch has been put forward in the current paper. By means of the parallel nodes structure design together with the layout-level optimization design, the proposed design is capable of substantially improving the immunity to SEU. In comparison with the conventional latch, the stacked latch with isolation and the dual-modular-redundancy (DMR) latch with C-element, the simulation results based on the 65 nm CMOS process demonstrate that the proposed latch performs much better in SEU mitigation. For P-hit simulation, the proposed latch can achieve a correct output in the end, no matter the struck PMOS is at OFF state or ON state. For N-hit simulation, the proposed latch is also capable of mitigating the voltage transient and recovering to original state eventually.

著者関連情報
© 2019 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top