IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A modified pulse swallow frequency divider for fractional-N PLL
Peihui YanJinguang JiangJianghua LiuYanan Tang
著者情報
ジャーナル フリー

2020 年 17 巻 18 号 p. 20200204

詳細
抄録

A modified pulse swallow frequency divider for fractional-N frequency synthesizers was designed and implemented in a 0.18 µm CMOS process. The proposed structure inserts a pulser between D flip-flop 1 (DFF1) and B counter to solve the possible malfunction of the SR latch and the unwanted division ratio offset in the conventional structure. To remarkably improve the operating speed, a D flip-flop 2 (DFF2) was employed to retime the modulus control (MC) signal. The proposed frequency divider can work at an input clock signal frequency up to 7.04 GHz with a power consumption of only 7.59 mW.

著者関連情報
© 2020 by The Institute of Electronics, Information and Communication Engineers
次の記事
feedback
Top