IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A 2/5mW CMOS ΔΣ modulator employed in an improved GSM/UMTS receiver structure
A. ZahabiO. ShoaeiY. KoolivandP. Jabehdar-maralani
著者情報
ジャーナル フリー

2005 年 2 巻 8 号 p. 267-273

詳細
抄録
In this paper, the design of a reconfigurable low-power low-pass Switched Capacitor Delta-Sigma (SC ΔΣ) modulator for GSM/UMTS standards used in an optimum low-IF(LIF)/Zero-IF(ZIF) receiver architecture is described. A new approach for obtaining the optimum modulator coefficients is developed which results in relaxed specifications of the circuit components, aggressive noise transfer function (NTF) and a signal transfer function (STF) with the blocker-rejection property. The modulator employs a second/third-order single-stage dual-quantizer structure. It achieves 85.6dB/57dB SNDR and -0.2dBFS/-0.05dBFS overload factor at 0.2/2MHz bandwidth for GSM/UMTS standards and consumes only 2mW/5mW from a single 1.8V supply in a 0.18µm 1P6M CMOS process. The maximum spread of the modulator capacitors is 105.
著者関連情報
© 2005 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top