IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Design of a high performance CNFET 10T SRAM cell at 5nm technology node
Zihao YangMinghui YinYunxia YouZhiqiang LiXin LiuWeihua Zhang
Author information
JOURNAL FREE ACCESS

2023 Volume 20 Issue 12 Pages 20230171

Details
Abstract

This article proposes a CNFET 10T SRAM cell based on Stanford Virtual Source model at 5nm technology node, through optimization design and simulation analysis to select optimum gate widths of transistors to ensure best performance in terms of stability, speed and power consumption. We compare the proposed 10T CNFET SRAM with the optimized 6T CNFET SRAM in [9]. It was found that the timing and power characteristics of the proposed 10T SRAM cell is better than that of the 6T structure, the static power consumption is greatly reduced while the RSNM is improved by 93.5%, read and write EDP are improved by 68.5% and 96%, respectively.

Content from these authors
© 2023 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top