IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
High-throughput and fully-pipelined ciphertext multiplier for homomorphic encryption
Zeyu WangMakoto Ikeda
著者情報
ジャーナル フリー

2024 年 21 巻 6 号 p. 20230628

詳細
抄録

Homomorphic Encryption (HE) has become a promising technique to protect the data privacy in cloud computing, while its slow speed highly restricts the application. We propose a high throughput and fully pipelined implementation of ciphertext multiplier on FPGA to accelerate ciphertext multiplication, which is one of the frequently performed operations in HE applications and takes most of the calculation time. The fully pipelined architecture avoids memory access conflict and minimizes the memory usage on chip. Consequently, the logic cells, including LUTs and DSPs, are efficiently utilized for high parallelism degree and high throughput is achieved. The throughput is increased to 4.7 times compared to state-of-art FPGA designs and 1340 times of CPU performance.

著者関連情報
© 2024 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top