IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Design of hierarchical cache coherence protocol based on Chiplet architecture
Jianghua GuiBing LiTongtong GuoAnzhou LaiShuaishuai Zhang
著者情報
ジャーナル フリー

2025 年 22 巻 12 号 p. 20250219

詳細
抄録

This paper proposes a directory-based hierarchical cache coherence protocol for highly scalable Chiplet architectures. The proposed protocol can be seamlessly divided into two independent levels, the first level handling the inter-core cache coherency within a single Die while the second level dealing with the intra-Die cache coherency across multiple Dies. The proposed protocol is implemented using a two-level directory structure which exhibits superior scalability in terms of storage overhead. Simulation results indicate our approach using a two-level directory structure reduces the miss rate of the shared last-level cache (LLC) as compared to conventional approach using a single-level directory structure. This reduction enhances overall cache performance as the average memory access latency is reduced.

著者関連情報
© 2025 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top