IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Evaluation of capacitance-voltage characteristics for high voltage SiC-JFET
Tsuyoshi FunakiTsunenobu KimotoTakashi Hikihara
著者情報
ジャーナル フリー

2007 年 4 巻 16 号 p. 517-523

詳細
抄録
Capacitance between terminals of a power semiconductor device substantially affects on its switching operation. This paper presents a capacitance-voltage (C-V) characterization system for measuring high voltage SiC-JFET and the results. The C-V characterization system enables one to impose high drain-source voltage to the device and extracts the capacitance between two of three terminals in FET by eliminating its influence on the neighboring terminal. The capacitance between the gate and drain, and the drain and source represents the hybrid structure of the lateral channel and vertical drift layer of the SiC-JFET.
著者関連情報
© 2007 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top