IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A 8bit two stage time-to-digital converter using time difference amplifier
Shingo MandaiToru NakuraMakoto IkedaKunihiro Asada
著者情報
ジャーナル フリー

2010 年 7 巻 13 号 p. 943-948

詳細
抄録
We propose a 8bit two stage time-to-digital converter (TDC) using a time difference amplifier. The time resolution is 1.89ps, and DNL of 0.9 and INL of 1.0 are achieved in simulation assuming the standard 0.18um CMOS. To amplify the time residue of the first stage, the 16x cascaded time difference amplifier (TDA) using differential logic delay cells is employed. Time resolution of the proposed TDC becomes finer by employing the 16x cascaded TDA and the linearity is improved by using only one TDA in the two stage TDC instead of using a lot of TDAs.
著者関連情報
© 2010 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top