IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Parallelizing the FPGA global routing algorithm on multi-core systems without quality degradation
Arash FarkishAli Jahanian
著者情報
ジャーナル フリー

2011 年 8 巻 24 号 p. 2061-2067

詳細
抄録
VLSI physical design algorithms are generally nonpolynomial algorithms with very long runtime. In this paper, we parallelize the Pathfinder global routing algorithm -a widely used FPGA routing algorithm- for running on multi-core systems to improve runtime of routing process. Our experimental results show that the runtime of proposed multi-threaded global routing reduces by 47.8% and 70.9% (on average) with 2 and 4 concurrent threads, respectively on a quad-core processor without any quality degradation.
著者関連情報
© 2011 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top