IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
A 20GHz variability-aware robust, high-speed and low-power MOS CML latch
Minjae Lee
Author information
JOURNAL FREE ACCESS

2012 Volume 9 Issue 14 Pages 1214-1220

Details
Abstract
In a deep submicron CMOS process, variability puts a strict requirement on noise margin in MOS current-mode logic (MCML) gates. A usual approach to achieve noise margin is to increase DC gain by sizing up differential pairs. However this results in slow output settling, which limits the maximum operating speed. Thus we propose a novel MCML latch to mitigate this trade-off by using alternating low and high gain buffer structure on a bandwidth limited node. The proposed MCML latch is designed to operate at 20GHz clock in a 32nm CMOS process and is compared with a conventional MCML latch to prove its superiority in terms of speed, power and reliability especially when bandwidth is limited.
Content from these authors
© 2012 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top