IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
Low latency, glitch-free booth encoder-decoder for high speed multipliers
Amir FathiSarkis AzizianRahim FathiHabib Ghasemizadeh Tamar
著者情報
ジャーナル フリー

2012 年 9 巻 16 号 p. 1335-1341

詳細
抄録
This paper is about the implementation of a novel booth encoder-decoder in a 0.35µm CMOS technology. By introducing a new truth table, the gate level delay from inputs to partial products is reduced to two XOR logic gates plus one transistor which is the main advantage of the proposed architecture. Also, the gate count is reduced which reduces the power dissipation. In addition, because of similar paths from inputs to outputs, the latency for all paths becomes equal. Therefore, the output waveforms will be free of glitch. Post layout simulations demonstrate that the delay of the whole system is 350ps.
著者関連情報
© 2012 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top