IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

This article has now been updated. Please use the final version.

A 6-bit 1 GS/s DAC using an area efficient switching scheme for gradient-error tolerance
Haonan WangYufeng YaoTao WangHui WangYuhua Cheng
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 10.20130328

Details
Abstract
This paper presents a 6-bit current-steering DAC fabricated in 65nm digital CMOS process. In order to compensate for the systematic errors on the current sources, a novel switching scheme is proposed which can theoretically cancel out linear and quadratic gradient errors. Its implementation only requires reasonable number of current sources without increasing in the design complexity. The measured DNL and INL are 0.012LSB and 0.023LSB respectively. At the sampling rate of 1GS/s, 5.9bit ENOB and 51.4dB SFDR at Nyquist frequency are achieved.
Content from these authors
© 2013 by The Institute of Electronics, Information and Communication Engineers
feedback
Top