IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Scalable, Fixed-Shuffling, Parallel FFT Butterfly Processing Architecture for SDR Environment
Ting ChenHengzhu LiuBotao Zhang
著者情報
ジャーナル フリー 早期公開

論文ID: 10.20130905

この記事には本公開記事があります。
詳細
抄録
This paper presents a programmable and high-efficient application specific instruction-set processor (ASIP) for fast Fourier transformation (FFT) processing based on software defined radio (SDR) methodology. It adopts single instruction multiple data (SIMD) architecture to exploit the parallelism of butterfly operations in FFT algorithm. The proposed ASIP features eight parallel radix-2 butterfly computations with fixed vector data shuffling pattern. In addition, a flexible vector address generation unit is proposed to support inner- and inter-group addressing mode. Experiment results show that the proposed FFT ASIP is much more flexible than previous works and outperforms state-of-the-art FFT ASIP architectures in term of energy-efficiency.
著者関連情報
© 2013 by The Institute of Electronics, Information and Communication Engineers
feedback
Top