IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

This article has now been updated. Please use the final version.

A 42fJ 8-bit 1.0-GS/s Folding and Interpolating ADC with 1GHz Signal Bandwidth
Mingshuo WangFan YeWei LiJunyan Ren
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 11.20130986

Details
Abstract
A 1.0GHz signal bandwidth 8-bit folding and interpolating analog-to-digital converter (ADC) is presented, whose Fom is only 42fJ/Conv-step. In this design, averaging resistors and interpolating resistors are shared, which can be save pr-amplifiers and active interpolators. Grouped T/H blocks are adopted to cancel the voltage buffer between the T/H block and the pre-amplifiers array. A new full-digital T/H switch is proposed to cancel the bootstrapped capacitor, which can save the area of chip grandly. A new linear and continues offset voltages of dynamic comparator calibration method is presented. This ADC implemented in 65nm CMOS technology achieves SNDR of 48.5 dB and SFDR of 58.7 dB for 479.5 MHz input frequency at the rate of 1.0-GS/s. And the SNDR and SFDR maintain above 48dB and 55dB, respectively, up to 995.1MHz. The power consumption is only 17mW with a supply voltage of 1.2V.
Content from these authors
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top