IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Vertical Stack Array of One-Time Programmable Nonvolatile Memory Based on pn-Junction Diode and Its Operation Scheme for Faster Access
Seongjae ChoSunghun JungSungjun KimByung-Gook Park
著者情報
ジャーナル フリー 早期公開

論文ID: 11.20131041

この記事には本公開記事があります。
詳細
抄録
In this work, a three-dimensional (3-D) architecture of one-time programmable (OTP) nonvolatile memory (NVM) arrays is introduced and its viable process integration and operation method are schemed. Vertical stack architecture is highly persued for higher-level integration of NVMs based on devices free from transistors and charge trapping layers would be one of the candidates. In this work, in an effort for the NVM technology trend, architecture, fabrication process, and operation scheme for faster data access are studied in depth. Silicon (Si) pn-junction diode is focused by its virtues of cost-effectiveness, process maturity, and compatibility to peripheral Si CMOS circuits.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top