IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Low Jitter Clock and Data Recovery with a Single Edge Sensing Bang-Bang PD
Taek-Joon AhnSang-Soon ImYong-Sung AhnJin-Ku Kang
著者情報
ジャーナル フリー 早期公開

論文ID: 11.20140088

この記事には本公開記事があります。
詳細
抄録
This letter describes a low jitter clock and data recovery (CDR) circuit with a modified bang-bang phase detector (BBPD). The proposed PD senses the phase relationship using a single edge of input data to reduce ripples in the VCO control voltage. A 2.5Gbps CDR circuit with a proposed BBPD has been designed and compared with conventional BBPD using 0.13μm CMOS technology. Measured results reveal that proposed CDR shows the peak-to-peak jitter of 17ps on 25-1 PRBS input pattern compared to 26ps with the CDR with a conventional BBPD. The proposed CDR can be best applied to 8B10B encoded input data. Power consumption can also be saved by about 3mW with the proposed BBPD.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top