IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Design Methodology for SAR ADC Optimal Redundancy Bit
Toru OkazakiDaisuke KanemotoRamesh PokharelKeiji YoshidaHaruichi Kanaya
著者情報
ジャーナル フリー 早期公開

論文ID: 11.20140218

この記事には本公開記事があります。
詳細
抄録
This paper presents a design method of SAR ADC (Successive Approximation Register Analog-to-Digital Converter ADC) utilizing redundancy bits. In general, binary search algorithm is used as a conventional SAR ADC operation algorithm. It’s possible to realize a high-speed SAR ADC by using non-binary search algorithm which is realized by adding redundancy bits. However, the A/D conversion time varies depending on the number of redundancy bits. Therefore, in order that the conversion time is the shortest, it’s necessary that an appropriate amount of redundancy be added. We show a methodology of finding the appropriate number of redundancy bits.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top