IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A low-cost built-in self-test for CP-PLL based on TDC
Lanhua Xia Jianhui WuZhikuang CaiMeng ZhangXincun Ji
著者情報
ジャーナル フリー 早期公開

論文ID: 11.20140247

この記事には本公開記事があります。
詳細
抄録
To ensure qualification of charge-pump locked-loop (CP-PLL), a complete built-in self-test (BIST) scheme should provide functions of measurement of the clock jitter and detection of faults in CP-PLL. This paper proposes a low cost BIST structure providing both the faults detected and timing jitter measured. The structure based on the proposed time-to-digital converter (TDC), which has high resolution and most blocks of TDC are based on the existing blocks in CP-PLL, reduces the test cost and area overhead. The circuit has been designed and simulated in TSMC 0.13μm CMOS process .The simulation results show that the resolution is about 0.9865ps and the fault coverage is 98.33%.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top