IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Automatic Technique of Distortion Compensation in Resistor Ladder for High-Speed and Low-Power ADC
Wataru Yoshimura Kenichi Ohhata
著者情報
ジャーナル フリー 早期公開

論文ID: 11.20140313

この記事には本公開記事があります。
詳細
抄録
A Resistor ladder is an important circuit block for parallel architecture analog-to-digital converters (ADCs). The output of ADC suffers from distortion due to kickback noise from comparators when the bias current of the resistor ladder is reduced to reduce its power dissipation. A technique of distortion compensation that cancels kickback noise by injecting compensation current to the resistor ladder has been known to overcome this problem. This technique, however, did not consider that kickback noise depends on the sampling frequency and variability of resistors. Therefore, we propose an automatic circuit for distortion compensation that detects the amount of kickback noise and properly adjusts the compensation current. The simulation results demonstrated that distortion could be reduced with the proposed technique even when the changes in sampling frequency and deviations in the resistor occurred.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top