IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Optimization of CMOS power-cell layout for improving junction breakdown
Ockgoo LeeJeonghu HanKyu Hwan AnHyoungsoo KimJoonhui HurKiseok YangKyutae LimChang-Ho LeeJoy Laskar
著者情報
ジャーナル フリー 早期公開

論文ID: 11.20140523

この記事には本公開記事があります。
詳細
抄録
Complementary metal-oxide-semiconductor (CMOS) power cells for power amplifiers (PAs) were implemented and measured using a standard 0.35-µm CMOS process. An experimental analysis on the effect of substrate resistance on junction breakdown voltage is carried out to optimize the power-cell layout for CMOS PA applications. An optimized power-cell layout for improving junction breakdown voltage is proposed and verified through experiments in this work.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top