IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Design of Switching-Mode CMOS Frequency Multipliers in Sub-Terahertz Regime
Jung-Dong Park
著者情報
ジャーナル フリー 早期公開

論文ID: 11.20140806

この記事には本公開記事があります。
詳細
抄録
Switching mode CMOS frequency multipliers are studied in sub-Terahertz regime. Analysis on the multiplier architectures and optimal gate bias at CMOS switch are investigated to maximize output power at designated harmonics. Utilizing a differential pair, a 195GHz tripler having a hair-pin filter is designed to maximize 3rd harmonics with -14.8dB of conversion gain (CG) from Pin=+13dBm of the balanced input, while the 260GHz quadrupler utilizes quadruple-push pairs which achieves CG=-16dB from two +13dBm of the balanced I/Q driving signals in a 65nm digital CMOS process.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top