IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Dynamic-Static Hybrid Near-Threshold-Voltage Adder Design for Ultra-Low Power Applications
Xin-Xiang LianI-Chyn WeyChien-Chang PengZhi-Qun Cheng
著者情報
ジャーナル フリー 早期公開

論文ID: 12.20141122

この記事には本公開記事があります。
詳細
抄録
Near-threshold-voltage (NTV) circuit is to set the operating voltage near the threshold voltage of CMOS transistors to pursue the maximum energy efficiency. However, the characteristics for each logic family are quite different under NTV while comparing to its operation under normal supply voltage. In this paper, we proposed a new dynamic-static hybrid near threshold voltage adder design. The proposed keeper design can suppress the leakage current and avoid signal contention in the dynamic CMOS circuit, which lets the dynamic CMOS logic family can be adapted to NTV environment with excellent speed characteristics and higher energy efficiency. The proposed low leakage dynamic-static hybrid NTV 32-bits adder design can achieve the maximum energy efficiency with 161.7% enhancement as compared to the mirror adder under NTV with 0.3V.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
feedback
Top