IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A wide-range and fast- locking all digital SARDLL for DVFS SoCs
Tai-Long XuFeng XueZhi-Kuang CaiXian-He GaoXue-You HuChang-Jun ZhaYu-Feng XuJun-Ning Chen
著者情報
ジャーナル フリー 早期公開

論文ID: 12.20150284

この記事には本公開記事があります。
詳細
抄録
A wide-range and fast-locking all digital successive approximation register-controlled delay-locked loop (SARDLL) is presented for dynamic voltage/frequency scaling (DVFS) system-on-chips (SoCs). The proposed SARDLL eliminates the harmonic lock problem and zero-delay trap problem by using the improved resettable digitally controlled delay line (DCDL) and shortens the lock time by adopting the 2-b successive-approximation-register (SAR) algorithm. The proposed 6-bit SARDLL is designed using the TSMC 65nm CMOS low power cell library. The layout’s active area is 91μm×91μm. The post-layout simulation results show that the proposed SARDLL can operate from 250 MHz to 2 GHz. Its lock time is constant 9 cycles of the input clock. The power consumption is estimated to be 0.72mW at 1.2V supply voltage and 2-GHz clock frequency.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
feedback
Top