IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A low-distortion ΣΔ capacitive microaccelerometer with self-test circuit
Bai Xiaohui
著者情報
ジャーナル フリー 早期公開

論文ID: 12.20150554

この記事には本公開記事があります。
詳細
抄録
A low-distortion ΣΔ interface with self-test circuit is proposed for a closed-loop capacitive microaccelerometer. A fully feedforward architecture is used to reduce integrator output swing and decrease distortions of the ΣΔ interface circuit, resulting in a reduction of power dissipation. A self-test circuit is proposed to measure the distortions of the microaccelerometer without using a vibration table. A fourth-order closed-loop capacitive microaccelerometer is proposed to verify the effectiveness of the technique. The interface circuit is designed and the chip is fabricated using a standard 0.35μm CMOS process. The capacitive microaccelerometer consumes 10mW from a 5V supply with a sampling frequency of 250 kHz. It achieves a noise floor of 9μg/Hz1/2, and the self-test measurement results show that the resulting HD2 and HD3 of the microaccelerometerare -92.28dB and -99.27dB, respectively.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
feedback
Top