IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Reliability Improved Synchronous Boost Converter with Spike Suppression circuit
Jiangping HeBo ZhangQu XiShuyan JiangQing HuaGao Pan
著者情報
ジャーナル フリー 早期公開

論文ID: 12.20150916

この記事には本公開記事があります。
詳細
抄録
A reliability improved synchronous boost converter with spike suppression circuit is proposed in this paper. Compared with the traditional boost converter, a novel control circuit is designed to suppress the voltage spike at node SW during the dead time. In addition, the two main power switches could be avoided to operate in ON state during the transient process. Hence, both the reliability and the efficiency are improved. The converters with/without spike suppression circuit are designed and implemented in a 0.5μm standard CMOS processes. The experimental results show that the voltage spike at node SW is reduced 43% when the load current is 0.5A , and the efficiency is improved at light load.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
feedback
Top