IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Power-Mode-Aware Buffer Synthesis for Low-Power Clock Skew Minimization
Shih-Hsu HuangChun-Hua Cheng
著者情報
ジャーナル フリー 早期公開

論文ID: 13.20160511

この記事には本公開記事があります。
詳細
抄録
The use of multiple power modes is an effective method for low power. In the clock tree of a multi-power-mode design, power-mode-aware buffers (PMABs) are used for removing the clock skew in different power modes. For each voltage mode of a module, its corresponding delays in the PMABs are designed to align with a global clock latency value. However, the impact of the global clock latency value on the power consumption has not been well studied. In this paper, we demonstrate that different global clock latency values may result in different power consumptions. Based on this observation, we propose a mixed integer linear programming approach to minimize the power consumption by synthesizing the PMABs with the global clock latency value considered. Compared with the previous work, benchmark data show that the proposed approach can reduce 18.31% power consumption of PMABs.
著者関連情報
© 2016 by The Institute of Electronics, Information and Communication Engineers
feedback
Top