IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Prototyping Design of a Flexible DSP Block with Pipeline Structure for FPGA
Hanyang XuJian WangJinmei Lai
著者情報
キーワード: DSP, Compressor, Pipeline, FPGA
ジャーナル フリー 早期公開

論文ID: 13.20160676

この記事には本公開記事があります。
詳細
抄録

Embedded hard DSP block effectively improves FPGA performance for arithmetic circuits. This paper proposes a novel DSP architecture. By adopting a new Compressor Array, the proposed DSP can additionally supports multi-operand addition which current commercial devices do not support. This makes the DSP block more versatile to cover a wider range of applications. But supporting multi-operand addition will significantly increase routing congestion. To alleviate timing degeneration caused by the more congestion routing, we implement a pipelined design in the Compressor Array. The proposed DSP block is fabricated in 1P10M 65nm bulk CMOS process, Test results show a 53.7% reduction in critical path delay compared to the Field Programmable Compressor Tree (FPCT).

著者関連情報
© 2016 by The Institute of Electronics, Information and Communication Engineers
feedback
Top