IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Floating-point Operation Based Reconfigurable Architecture for Radar Processing
Fan FengLi LiKun WangFeng HanBaoning ZhangGuoqiang He
著者情報
ジャーナル フリー 早期公開

論文ID: 13.20160893

この記事には本公開記事があります。
詳細
抄録

To meet the increasing demand of large bandwidth and high throughput in modern radar system, we proposed a reconfigurable application specified processor (RASP) according to the feature of radar digital signal processing applications. RASP is a reconfigurable coprocessor based on hierarchical floating-point operation elements that is capable of executing a set of fundamental subalgorithms, take these subalgorithms as the minimal task node can improve the computational efficiency tremendously. The experimental results show that the processor performance exceeds TI state-of-the-art DSP by 1.05x to 3.22x. Our reconfigurable processor can be integrated into customizable radar systems, it was fabricated with TMSC 40nm CMOS process and has an area of 19.2mm2.

著者関連情報
© 2016 by The Institute of Electronics, Information and Communication Engineers
feedback
Top