IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

This article has now been updated. Please use the final version.

A Novel Obstacle-aware Multiple Fan-out Symmetrical Clock Tree Synthesis
Meng LiuZhiwei ZhangWenqin SunDonglin Wang
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 14.20170935

Details
Abstract

Clock tree design plays a critical role in improving chip performance and affecting power. In this paper, we propose a novel symmetrical clock tree synthesis algorithm, including tree architecture planning, matching, merging, embedding and buffer insertion. Obstacle-aware placement and routing are also integrated into the algorithm flow. By using NGSPICE simulation for benchmark circuits, our skew results decrease by 17.2% while using less than 24.5% capacitance resource compared with traditional symmetrical clock tree. Further, we also validated the algorithm in ASIC design.

Content from these authors
© 2017 by The Institute of Electronics, Information and Communication Engineers
feedback
Top