IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Upset and damage mechanisms of the three-dimensional silicon device induced by high power microwave interference
Yang LiChangchun ChaiYuqian LiuYun LiHan WuWei ZhangFuxing LiYintang Yang
著者情報
ジャーナル フリー 早期公開

論文ID: 16.20190498

この記事には本公開記事があります。
詳細
抄録

The paper clearly reveals the mechanism of upset (bit error) and damage caused by high power microwave (HPM) interference for the three-dimensional silicon device. The 0.35μm process related three-dimensional model of two stages cascaded CMOS inverters is established for the first time utilizing semiconductor device simulator Sentaurus-TCAD to comprehendingly study the HPM interference mechanism. Moreover, a detailed mechanism about the upset induced by HPM interference is performed. Furthermore, the process and mechanism of damage generated by HPM interference are explored by using this model. The dependences of the damage power threshold P and damage energy threshold E on the pulse-width τ are both in negative exponential relationship. The simulation results in this paper have a good coincidence with the experimental results.

著者関連情報
© 2019 by The Institute of Electronics, Information and Communication Engineers
feedback
Top