IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

FPGA Implementation of a challenge pre-processing structure arbiter PUF designed for machine learning attack resistance
Wei GeShenxin HuJiquan HuangBo LiuMin Zhu
著者情報
キーワード: APUF, CRP, FPGA, Attack Resistance
ジャーナル フリー 早期公開

論文ID: 16.20190670

この記事には本公開記事があります。
詳細
抄録

Utilizing the randomness caused by process variations in chip manufacturing, PUF can provide identification and verification by generating unique challenge-response pair. The output response of Arbiter PUF is due to path delay differences from different input challenge. However, due to the strong linear correlation between the response and challenge of the Arbiter PUF, the attacker can model the APUF through a machine learning algorithm. This paper proposes a challenge pre-processing structure arbiter PUF (CPP-APUF), which increases the unknowingness of the input challenge, and improves the APUF's ability to resist machine learning attacks. The 64-stage CPP-APUF is implemented based on FPGA, the machine learning algorithm is used to attack the CPP-APUF. The output response prediction accuracy is lower than 61.33%, which is effective against the modeling attack of machine learning. Finally, the challenge-response pair obtained from experimentally verifies the PUF characteristics.

著者関連情報
© 2019 by The Institute of Electronics, Information and Communication Engineers
feedback
Top