IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Algorithm-Hardware Co-design of Ultra-high Radix based High Throughput Modular Multiplier
Hao XiaoYuxuan LiuZhenmin LiGuangzhu Liu
著者情報
ジャーナル フリー 早期公開

論文ID: 18.20210135

この記事には本公開記事があります。
詳細
抄録

This paper presents an algorithm-hardware co-design of ultra-high radix modular multiplier for high throughput modular multiplication. First, to speed up the modular multiplication, we exploit an ultra-high radix interleaved modular multiplication algorithm with a novel segmented reduction method, which reduces the number of iterations and pre-computations. Then, to further improve the throughput of the modular multiplication, we design a highly parallel modular multiplier architecture. Finally, we implement and verify the modular multiplier using the Xilinx Virtex-7 FPGA. Experimental results show it can perform a 256-bit modular multiplication in 0.56 µs with the throughput rate of up to 4999.7 Mbps.

著者関連情報
© 2021 by The Institute of Electronics, Information and Communication Engineers
feedback
Top