IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Exploiting Bit-Level Write Patterns to Reduce Energy Consumption in Hybrid Cache Architecture
Juhee ChoiHeemin Park
著者情報
ジャーナル フリー 早期公開

論文ID: 18.20210327

この記事には本公開記事があります。
詳細
抄録

A hybrid cache architecture (HCA) is introduced to alleviate the drawbacks of non-volatile memory (NVM) technologies. Although researchers have offered meaningful ways to conserve energy, little attention has been paid to focus on write counts that are non-uniformly spread over a cache line. We propose a novel HCA to reduce the NVM write counts by exploiting bit-level write patterns. The data array is refined to separately store bits in the cache line to the NVM region and the SRAM region. As a result, 20.1% of energy is saved over prior works.

著者関連情報
© 2021 by The Institute of Electronics, Information and Communication Engineers
feedback
Top