IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Bit-Interleaving 12T Bitcell with Built-In Write-Assist for Sub-Threshold SRAM
Dashan ShiJia YuanJialu YinYulian WangShushan Qiao
著者情報
ジャーナル フリー 早期公開

論文ID: 19.20220089

この記事には本公開記事があります。
詳細
抄録

This paper presents a half-selected robust 12T bitcell with built-in write-assist for sub-threshold SRAM. The proposed 12T bitcell is robust enough in bit-interleaving architecture to enhance soft-error immunity combined with error correction code. The read stability of the proposed bitcell is improved by read decoupled. The writability is improved by data-dependent supply-cutoff write-assist. Both row and column half-selected bitcells can hold data stably during write operations. Simulation results based on a standard 55nm CMOS technology show that the read static noise margin of the proposed bitcell is 16.13x as that of the conventional 6T bitcell. Moreover, the write failure in the sub-threshold region is eliminated. In addition, the leakage consumption is improved by 15.7% compared with 6T bitcell.

著者関連情報
© 2022 by The Institute of Electronics, Information and Communication Engineers
feedback
Top