IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

CASSANN-v2: A High-Performance CNN Accelerator Architecture With On-Chip Memory Self-Adaptive Tuning
Feng LiuRuixiu QiaoGang ChenGuoliang GongHuaxiang Lu
著者情報
ジャーナル フリー 早期公開

論文ID: 19.20220124

この記事には本公開記事があります。
詳細
抄録

This work proposes a high-performance reconfigurable CNN accelerator architecture, called CASSANN-v2, which can achieve 1TOPS peak performance at 1GHz. CASSANN-v2 provides the function of on-chip SRAM memory real-time adaptive tuning by parameter configuration to reduce the intermediate output data transmission to further exploit the acceleration performance. The system simulation results show that CASSANN-v2 exhibits excellent performance on VGG-16 and ResNet-18 inference, with a throughput of 1009.54GOPS and 923.24GOPS at 1GHz, which achieved 98.59% and 90.20% average processing element utilization, respectively. Compared with state-of-the-art accelerator works, CASSANN-v2 improves the resource utilization by 2.02× in VGG-16 and 2.35× in ResNet-18.

著者関連情報
© 2022 by The Institute of Electronics, Information and Communication Engineers
feedback
Top