IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Elastic Adaptive Prefetching for Non-Volatile Cache in IoT Terminals
Ni MaoChen LanHao XiaoranChenji LiuZhang YihengYing Li
著者情報
キーワード: L2 cache, NVM, prefetcher, STT-RAM
ジャーナル フリー 早期公開

論文ID: 19.20220225

この記事には本公開記事があります。
詳細
抄録

STT-RAM with high storage density, near-zero leakage energy and CMOS compatibility is regarded as a replacement for SRAM to build large-sized cache, which can effectively alleviate the “memory wall” and improve computing power of IoT terminals. The state-of-the-art Near-Side Prefetch Throttling (NST) oriented to SRAM cache can effectively hide the access latency of off-chip memory. However, it also shows some inadaptability to the long write latency and high write energy of STT-RAM cache. The NST algorithm can not timely alleviate the cache congestion caused by STT-RAM long write latency, moreover, if the STT-RAM cache is congested, adjusting the prefetch distance is invalid to improve the prefetch timeliness. In response to the above problems, this paper novelly proposes a periodic and real-time complementary prefetch algorithm called ENCP for STT-RAM cache. Experiments show that, compared to the best-performed STREAM prefetcher, ENCP can reduce the write energy of STT-RAM cache by 8.3% on average and 23% the most and improve the CPU IPC performance by 0.46% on average and 3.1% the most. And the ENCP has better performance and lower dynamic energy compared with NST with almost the same hardware overhead.

著者関連情報
© 2022 by The Institute of Electronics, Information and Communication Engineers
feedback
Top