IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
Application dependent FPGA interconnect test method with small test configuration number using SMT net-grouping constraints
Xinyu HeJinmei Lai
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 21.20230495

Details
Abstract

An application dependent FPGA interconnect testing scheme is presented. The goal is to reduce the number of test configurations while keeping high fault coverage. Reduction is done by using SMT constraints that allow multiple nets as a group to use one input vector, so that the number of test configurations is reduced. Based on the complete fault model, a novel approach to generate SAT formulas, most notably dominant bridging faults, are explained to retain coverage. Experiments on FPGAs shown that this method yield on average 44% fewer configurations on circuits with 1000∼100000 LUTs comparing with existing methods, with full fault coverage.

Content from these authors
© 2024 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top