IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A High-Linear PLL-based FMCW Frequency Synthesizer with 42-kHz rms FM Error and 1.2-GHz Chirp Bandwidth
Zitong ZhangYuri LuXiaoyuan WuHao DengChunqi ShiLeilei HuangJinghong ChenRunxi Zhang
著者情報
ジャーナル フリー 早期公開

論文ID: 21.20240085

この記事には本公開記事があります。
詳細
抄録

This article presents a high-linear phase-locked-loop-based (PLL-based) frequency-modulated continuous-wave (FMCW) frequency synthesizer for 77 GHz automotive radar applications. A behavioral model of the rms FM error by constructing the PLL transient response under a unit frequency step and taking into account the slope of the chirp signal is developed. Simulation results demonstrate the effectiveness of the proposed model in optimizing chirp linearity. The behavioral model is used to facilitate the design of the 77 GHz FMCW synthesizer fabricated in a 55 nm CMOS process. A gain linearized varactor approach is also developed to linearize the voltage-controlled oscillator (VCO) gain (KVCO) to ensure constant PLL bandwidth maintaining optimum chirp linearity. Measurement results show that the synthesizer achieves a 1.2 GHz chirp bandwidth, a minimum rms FM error of 42 kHz (0.0035% of the chirp bandwidth) under a 4.219 MHz/µs chirp slope while consuming 74.6 mW of power. The measured integer-N mode and fractional-N mode phase noises normalized to 78 GHz are -81.6 dBc/Hz and -80.1 dBc/Hz at 1 MHz offset, respectively.

著者関連情報
© 2024 by The Institute of Electronics, Information and Communication Engineers
feedback
Top