IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A fast-transient dual loop LDO with high PSR
Hang FangGang JinWeifeng LiuHao WuHualian Tang
著者情報
ジャーナル フリー 早期公開

論文ID: 21.20240172

この記事には本公開記事があります。
詳細
抄録

In this work, the design of a 0.18μm CMOS dual loop capacitor-less low-dropout regulator (LDO) to achieve fast-transient response and good power supple rejection (PSR) is proposed for system-on-chip (SoC) power supply. The proposed LDO has a high slew-rate fast loop for enhancing transient response capability, and the high gain slow loop to improve PSR. Results show that the LDO consumes 100μA quiescent current, delivering a 50mA load current over a 30pF load. The maximum transient output-voltage variation is within 10% of the output voltage with recovery time of less than 81ns with a load step between 500μA and 50mA with 50ns edge times. The PSR is better than 50dB at 1MHz.

著者関連情報
© 2024 by The Institute of Electronics, Information and Communication Engineers
feedback
Top