IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A low-overhead resilient circuit with partial two-phase latch
Chenghong ZhangDongliang XiongKai Huang
著者情報
ジャーナル フリー 早期公開

論文ID: 21.20240621

この記事には本公開記事があります。
詳細
抄録

Latch-based resilient circuits significantly increases the area overhead to address short-path (SP) issues. This work presents a low-overhead resilient circuit with partial two-phase latch, which selectively inserts negative phase latches to resolve SP issues and reduces the number of insertion points. Furthermore, the monitoring paths reduction method is also proposed by leveraging the time-borrowing capability of latches. The proposed method is implemented on a RISC-V processor, achieving a performance enhancement of up to 73.7% and a power consumption reduction of up to 33%, with only a 6.5% area penalty.

著者関連情報
© 2024 by The Institute of Electronics, Information and Communication Engineers
feedback
Top