IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
A 16-bit 210MS/s pipelined ADC with distributed differential reference voltage buffer and foreground calibration
Zhenhai ChenSu XiaoboYindan JiangDejin ZhouRui-fan TieKun LiYan XueZhang HongYongshen YinZongguang Yu
著者情報
ジャーナル フリー 早期公開

論文ID: 22.20250198

詳細
抄録

A 16-bit 210MSPS pipelined analog-to-digital converter (ADC) with distributed differential reference voltage buffer (DDRVB) and for-ground calibration is presented. Current summing and floating current control techniques are used in DDRVB to achieve high precision adjustable reference voltage. In order to improve the power supply rejection ratio (PSRR) and reduce the output impedance and power consumption, the push pull output and replica circuit structure is introduced. A mix-signal for-ground calibration method for pipelined ADC is proposed. Offset, gain and mismatch errors in pipelined sub-stage circuits can be compensated by the proposed calibration method. Based on the proposed DDRVB and calibration method, a prototype 16-bit 210MS/s pipelined ADC is designed and realized in a 1P6M 0.18μm CMOS process. Test results show, the 16-bit 210MSPS ADC core achieves the signal-to-noise ratio (SNR) of 77.3dB and spurious free dynamic range (SFDR) of 101.7dB, with 5.1MHz input at full sampling speed, while consumes the power consumption of 495mW.

著者関連情報
© 2025 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top