IEEJ Journal of Industry Applications
Online ISSN : 2187-1108
Print ISSN : 2187-1094
ISSN-L : 2187-1094
Paper
Gate Drive Circuit Implementation for Parallel Connection of Power Devices Considering Parasitic Inductance
Yudai FunakiKeiji Wada
著者情報
ジャーナル フリー

2023 年 12 巻 2 号 p. 176-182

詳細
抄録

SiC devices are potential future power devices because of their higher switching speed and lower ON resistance than those of Si devices. Research and development efforts to apply them in medium- and large-capacity power conversion circuits are underway. However, SiC power devices in TO packages, which are general-purpose packages, are difficult to apply in high-current applications owing to their low current ratings. Therefore, increasing the capacity of power devices by connecting them in parallel is being studied. However, the current imbalance during switching due to the differences in device characteristics and variations in parasitic inductance is problem. This study proposed a current-balancing procedure focused on the parasitic inductances around power devices and gate drive circuit implementation. The proposed method was verified by conducting double-pulse tests at 300V and 200A.

著者関連情報
© 2023 The Institute of Electrical Engineers of Japan
前の記事 次の記事
feedback
Top