IPSJ Digital Courier
Online ISSN : 1349-7456
ISSN-L : 1349-7456
Non-scan Design for Single-Port-Change Delay Fault Testability
Yuki YoshikawaSatoshi OhtakeMichiko InoueHideo Fujiwara
著者情報
ジャーナル フリー

2006 年 2 巻 p. 338-347

詳細
抄録
We propose a non-scan design-for-testability (DFT) method at register-transfer level (RTL) based on hierarchical test generation: the DFT method makes paths in a data path single-port-change (SPC) two-pattern testable. For combinational logic in an RTL circuit, an SPC two-pattern test launches transitions at the starting points of paths corresponding to only one input port (an input, which has some bits, of an RTL module) and sets the other ports stable. Hence, during test application, the original hold function of a register can be used for stable inputs if the hold function exists. Our DFT method can reduce area overhead compared to methods that support arbitrary two-pattern tests without losing the quality of robust test and non-robust test. Experimental results show that our method can reduce area overhead without losing the quality of test. Furthermore, we propose a method of reducing over-test by removing a subset of sequentially untestable paths from the target of test.
著者関連情報
© 2006 by the Information Processing Society of Japan
前の記事 次の記事
feedback
Top