IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Special Section on Analog Circuits and Their Application Technologies
3D Parallel ReRAM Computation-in-Memory for Hyperdimensional Computing
Fuyuki KIHARAChihiro MATSUIKen TAKEUCHI
Author information
JOURNAL FREE ACCESS

2024 Volume E107.C Issue 10 Pages 436-439

Details
Abstract

In this work, we propose a 1T1R ReRAM CiM architecture for Hyperdimensional Computing (HDC). The number of Source Lines and Bit Lines is reduced by introducing memory cells that are connected in series, which is especially advantageous when using a 3D implementation. The results of CiM operations contain errors, but HDC is robust against them, so that even if the XNOR operation has an error of 25%, the inference accuracy remains above 90%.

Content from these authors
© 2024 The Institute of Electronics, Information and Communication Engineers
Previous article
feedback
Top