IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Power Reduction during Scan Testing Based on Multiple Capture Technique
Lung-Jen LEEWang-Dauh TSENGRung-Bin LIN
Author information
JOURNALS RESTRICTED ACCESS

Volume E91.C (2008) Issue 5 Pages 798-805

Details
Download PDF (2222K) Contact us
Abstract

In this paper, we present a multiple capture approach to reducing the peak power as well as average power consumption during testing. The basic idea behind is to divide a scan chain into two sub-scan chains, and only one sub-scan chain will be enabled at a time during the scan shift or capture operations. We develop a pattern insertion technique to efficiently deal with the capture violation problem during the capture cycle. In order to alleviate the timing cost due to the insertion of redundant patterns, a scan chain partitioning method incorporated with test pattern reordering is developed to reduce the testing time. Experimental results for large ISCAS'89 benchmark circuits show that the proposed approach can efficiently reduce peak and average power with little timing overhead.

Information related to the author
© 2008 The Institute of Electronics, Information and Communication Engineers
Previous article Next article

Altmetrics
Recently visited articles
Journal news & Announcements
  • Please contact trans-c [a] ieice.org, if you want to unlock PDF security.
feedback
Top