IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
A Low-Power Reduced Kick-Back Comparator with Improved Calibration for High-Speed Flash ADCs
Guy TORFSZhisheng LIJohan BAUWELINCKXin YINJan VANDEWEGEGeert Van Der PLAS
Author information
JOURNAL RESTRICTED ACCESS

2009 Volume E92.C Issue 10 Pages 1328-1330

Details
Abstract
A novel low-power kick-back reduced comparator for use in high-speed flash analog-to-digital converters (ADC) is presented. The proposed comparator combines cascode transistors to reduce the kick-back noise with a built-in threshold voltage to remove the static power consumption of a reference. Without degrading other figures, the kick-back noise is reduced by a factor 8, compared to a previous design without cascode transistors. An improved calibration structure is also proposed to improve linearity when used in an ADC. Simulated in a standard CMOS technology the comparator consumes 106.5µW at 1.8V power supply and 1GHz clock frequency.
Content from these authors
© 2009 The Institute of Electronics, Information and Communication Engineers
Previous article
feedback
Top